

Department of Electrical Technology

# Study and Analysis of Alternative Power Switches with Reverse-Voltage-

### **Blocking Capability**

Muhammad Zarrar Rashid Master's thesis in Electrical Engineering...ELE-3900 M-EL...May 2022



### Abstract

The current source inverters are becoming competitors of the voltage source inverters largely due to the reduced complexity, improved reliability and potentially improved efficiency. This paper describes the functionality of current source inverters and why they're becoming increasingly popular. It also discusses about the benefits of SiC over other semiconductors and the use of SiC MOSFETS with reverse voltage blocking capability in current source inverters. Double pulse testing is carried out through simulations on different switch configurations under different conditions using Ltspice, MATLAB and Simulink to determine the turn-on and turn-off switching losses. The tests are performed on a single MOSFET and also in the anti-parallel and half-bridge scenario. Altium Designer is used for the PCB design in order to observe the behavior o C3M0075120K which is Cree's 3rd Generation SiC MOSFET through hardware implementation.

**Keywords:** Current source inverter, power semiconductor switches, SiC-MOSFET, double pulse test

# Table of Contents

| 1 | Int    | rodu   | ction                     |
|---|--------|--------|---------------------------|
| 2 | Li     | teratu | re Review1                |
|   | 2.1    | Ope    | eration of CSI            |
|   | 2.1    | 1.1    | Switches                  |
|   | 2.2    | VS]    | Is vs CSIs4               |
|   | 2.3    | SiC    |                           |
|   | 2.4    | MC     | OSFETs6                   |
| 3 | Si     | mulat  | ions7                     |
|   | 3.1    | Exp    | periment 17               |
|   | 3.2    | Exp    | Deriment 210              |
|   | 3.2    | 2.1    | Case 110                  |
|   | 3.2    | 2.2    | Case 2                    |
|   | 3.3    | Exp    | Deriment 3                |
|   | 3.3    | 3.1    | CS Configuration          |
|   | 3.3    | 3.2    | CD Configuration          |
|   | 3.3    | 3.3    | Results                   |
|   | 3.4    | Exp    | periment 4                |
| 4 | Hε     | ardwa  | re Implementation         |
|   | 4.1    | Sin    | gle switch testing        |
|   | 4.2    | PCI    | B Design                  |
|   | 4.3    | Ant    | i-parallel MOSFET testing |
| 5 | Co     | onclus | sion                      |
| R | eferen | nces   |                           |
| A | ppend  | lices. |                           |
|   | Appe   | endix  | A:                        |
|   | Appe   | endix  | B:                        |

| Appendix C: |
|-------------|
|-------------|

# List of Tables

| Cable 1: Physical Properties of SiC compared with other materials    5                          |
|-------------------------------------------------------------------------------------------------|
| Table 2: Switching losses in Mode 1 and Mode 2 for the CD and CS configurations14               |
| Table 3: Switching losses in Mode 1 for the CD configuration at 75°C at different currents . 17 |
| Table 4: Switching losses in Mode 1 for the CD configuration at 125°C at different currents17   |
| Table 5: Switching losses in Mode 1 for the CS configuration at 75°C at different currents21    |
| able 6: Switching losses in Mode 1 for the CS configuration at 125°C at different currents 21   |

# List of Figures

| Figure 1: Three Phase Voltage Source Inverter                                                |
|----------------------------------------------------------------------------------------------|
| Figure 2: CSI7 Topology                                                                      |
| Figure 3: Three Phase Current Source Inverter                                                |
| Figure 4: Possible switch realizations for CSIs                                              |
| Figure 5: Breakdown Voltage of Si vs SiC                                                     |
| Figure 6: Comparison of SiC MOSFETs with other switches                                      |
| Figure 7: MOSFET IV Characteristics7                                                         |
| Figure 8: C3M0075120K testing                                                                |
| Figure 9: Vds across C3M0075120K8                                                            |
| Figure 10: C3M0075120K testing with diode9                                                   |
| Figure 11: Vds and Vgs9                                                                      |
| Figure 12: CD Configuration in Mode 1 and Mode 210                                           |
| Figure 13: CS Configuration in Mode 1 and Mode 210                                           |
| Figure 14: Double Pulse Testing11                                                            |
| Figure 15: Switching waveforms for the turn-off transition of the CD configuration in Mode 1 |
| and Mode 2                                                                                   |
| Figure 16: Switching waveforms for the turn-on transition of the CD configuration in Mode 1  |
| and Mode 2                                                                                   |
| Figure 17: Turn-off switching power and energy losses for Mode 1 of the CD configuration     |
| on LTspice                                                                                   |

| Figure 18: Switching waveforms for the turn-off transition of the CS configuration in Mode 1   |
|------------------------------------------------------------------------------------------------|
| and Mode 2                                                                                     |
| Figure 19: Switching waveforms for the turn-on transition of the CS configuration in Mode 1    |
| and Mode 214                                                                                   |
| Figure 20: Switching waveforms for the turn-off transition of the CD configuration in Mode 1   |
| at different temperatures for 5A15                                                             |
| Figure 21: Switching waveforms for the turn-on transition of the CD configuration in Mode 1    |
| at different temperatures for 5A16                                                             |
| Figure 22: Switching waveforms for the turn-off transition of the CD configuration in Mode 2   |
| at different temperatures for 10A                                                              |
| Figure 23: Switching waveforms for the turn-on transition of the CD configuration in Mode 2    |
| at different temperatures for 10A                                                              |
| Figure 24: Switching waveforms for the turn-on transition of the CS configuration in Mode 1    |
| at different temperatures for 5A                                                               |
| Figure 25: Switching waveforms for the turn-off transition of the CS configuration in Mode 1   |
| at different temperatures for 5A                                                               |
| Figure 26: Switching waveforms for the turn-on transition of the CS configuration in Mode 1    |
| at different temperatures for 10A                                                              |
| Figure 27: Switching waveforms for the turn-off transition of the CS configuration in Mode 1   |
| at different temperatures for 10A                                                              |
| Figure 28: Switching waveforms for the turn-off transition of the CS configuration in Mode 2   |
| at different temperatures for 5A20                                                             |
| Figure 29: Switching waveforms for the turn-off transition of the CS configuration in Mode 2   |
| at different temperatures for 10A                                                              |
| Figure 30: Switching waveforms for the turn-on transition of the CS configuration in Mode 2    |
| at different temperatures for 10A                                                              |
| Figure 31: CS and CD configuration for half bridge simulation                                  |
| Figure 32: Switching waveforms for the turn-off transition of the CS configuration in the half |
| bridge23                                                                                       |
| Figure 33: Switching waveforms for the turn-on transition of the CS configuration in the half  |
| bridge23                                                                                       |
| Figure 34: Switching waveforms for the turn-off transition of the CD configuration in the half |
| bridge24                                                                                       |

| Figure 35: Switching waveforms for the turn-on transition of the CS configuration | n in the half |
|-----------------------------------------------------------------------------------|---------------|
| bridge                                                                            |               |
| Figure 36: PWM Generator                                                          |               |
| Figure 37: Three Phase CSI on Simulink                                            |               |
| Figure 38: Comparison between RMS and Peak voltages                               |               |
| Figure 39: Comparison between RMS and Peak currents                               |               |
| Figure 40: Pin configuration of C3M0075120K SiC MOSFET                            |               |
| Figure 41: Pin configuration of CGD15SG00D2 gate driver board                     |               |
| Figure 42: Drain to Source voltage across C3M0075120K                             |               |
| Figure 43: Turn-off transition of Vgs                                             |               |
| Figure 44: Turn-on transition of Vgs                                              |               |
| Figure 45: PCB Schematic                                                          |               |
| Figure 46: PCB Design                                                             |               |
| Figure 47: 3D Model of PCB                                                        |               |
| Figure 48: Anti-parallel MOSFETs                                                  |               |
| Figure 49: Vgs and Vds across the MOSFETs                                         |               |
| Figure 50: Turn-off transition of Vgs                                             |               |
| Figure 51: Turn-on transition of Vgs                                              |               |

## **1** Introduction

Power electronics is the branch of electrical engineering that deals with the processing of voltages and currents to deliver power that supports a variety of needs. From household electronics to equipment in space applications, these areas all need stable and reliable electric power with the desired specifications [1]. Considering the power sources, there are two main types, namely alternating current (AC) and direct current (DC). This forms four basic types of power electronics circuits namely AC-to-DC converters (commonly known as rectifiers), DC to-DC converters, DC-to-AC converters (commonly known as inverters) and AC-to-AC converters.

The converters can be categorized as being voltage source or current source and the building block of these are the semiconductor switches. Power electronic converters are be- coming more and more important mainly due to the increasing penetration of renewable energy sources and electrification of the transportation sector [2]. This report will focus on current source inverters (CSI) and how they can prove advantageous and effective than the more widely preferred voltage source inverters (VSI).

### 2 Literature Review

VSIs are considered as a mature and well-developed technology because the semiconductor switches used in them are readily available and manufactured. VSIs have the advantage of having a less complicated design, featuring minimum costs, high efficiency, and high reliability for the rectifying stage. The output voltage is independent of the load that is used, and more than one motor can be operated using a single VSI.



Figure 1: Three Phase Voltage Source Inverter [3] Page 1 of 39

The main disadvantage of VSI converters is the generation of high dv/dt transients on the motor insulation depending on the impedance which if not filtered, can reduce the motor lifetime significantly [4]. Another drawback of this topology is the generation of common-mode voltages, also affecting motor insulation and motor bearings. [5].

On the other hand, CSIs have the advantage of providing voltage boost from a lower magnitude input source, significantly reduced electromagnetic interference because of the capacitive voltage filters located directly on the inverter output, and the converter offers an additional short-circuit protection provided by the dc-link choke (current source) [6]. The output current waveform is determined by the circuit's topology and switching sequence, while the output voltage waveform is determined by the nature of the load.

Hence, CSIs can be useful in applications where their advantages outweigh the obvious fundamental CSI disadvantage of dc series inductor losses [8]. CSIs are already appreciated in medium voltage, large power induction drives [9], [10], and are currently being investigated even in the low-power range in place of VSIs [11], [12]. In [13], a modified CSI topology named CSI7 is proposed for PV applications. With the aim of reducing conduction losses, an additional switch (S<sub>7</sub>) is added to the traditional CSI bridge. Thus, during the freewheeling phases, the DC current flows uniquely through S<sub>7</sub>.



Figure 2: CSI7 Topology [14]

### 2.1 Operation of CSI

The three-phase CSI topology is shown in Figure 3. The inverter bridge is composed of six current-unidirectional switches with reverse voltage blocking capability. On the DC side, a DC-link choke ensures the converter's current-source based characteristic by preventing fluctuations in the current flow and since its value is large, the current is nearly constant. A filtering capacitor is normally added in order to attenuate the current ripple in the DC source and to stabilize its voltage.



Figure 3: Three Phase Current Source Inverter [14]

On the other hand, the CSI bridge is connected to the mains through a three-phase C-L filter. The presence of  $C_F$  guarantees the mains instantaneous voltage source behavior allowing the interconnection of DC and AC sources - and is responsible for filtering the AC line current, together with the line inductor. With an appropriate control, the CSI is capable of injecting sinusoidal current waveforms into the grid [15].

#### 2.1.1 Switches

For CSIs to function, the pulse width modulation (PWM) technique is employed. For that reason, the use of fully controlled turn-on and turn-off switches is required [16]. Figure 4 shows four possible switch realizations that can be used as CSI power devices. Considering the case where the voltage bidirectional device is made out of a serial connection of an IGBT and a diode, the need for an IGBT anti-parallel diode should be pointed out. Although it does not conduct any current, this additional diode is necessary since IGBTs are not designed to withstand reverse voltages [17]. Diversely, if MOSFETs are employed, any anti-parallel device is enough due to the intrinsic body-diode presence within the MOSFET structure.



Figure 4: Possible switch realizations for CSIs [18]

### 2.2 VSIs vs CSIs

VSI requires constant DC-link voltage and generates AC voltages in the form of voltage pulses. It requires DC-link capacitor at the input side and AC filter inductors at the output side. VSI is vulnerable to leg short circuit fault hence requires dead time in switching upper and lower switches in the same leg. It is a buck inverter (magnitude of ac voltage is always smaller or equal to the dc voltage) but a boost rectifier.

CSI requires constant DC-link current and generates AC currents in the form of current pulses. It requires DC-link inductor at the input side and AC filter capacitors at the output side. CSI is vulnerable to leg open-circuit fault hence requires overlap time in switching upper and lower switches in the same leg. CSI is a boost inverter but a buck rectifier [19].

# 2.3 SiC

Silicon (Si) has long been the dominant semiconductor of choice for high-voltage power electronics applications. However, high temperatures are expected in a variety of measurement and control applications. Si based electronics are problematic when ambient temperature exceeds 200°C due to high internal junction temperature and large leakage currents. If Si and silicon carbide (SiC) are compared based on the specific ON-resistance versus breakdown voltage, the following graph is achieved.



Figure 5: Breakdown Voltage of Si vs SiC [20]

The wide bandgap nature of SiC produces a dramatic reduction in the intrinsic carrier density and allows for more stable high-temperature electronics. In addition to outstanding electronic properties, SiCs excellent mechanical and thermal stability as well as chemical inertness and radiation hardness are well suited to gas sensing and UV detection in hostile environments [21], [22]. Also, the high drift velocity of SiC offers electrons to move fast in SiC devices that will gradually increase the switching speed and introduces the possibility of operating at high frequency.

| Sr.<br>No. | Properties                      | GaN       | GaAs       | Si      | SiC       | Unit                            |
|------------|---------------------------------|-----------|------------|---------|-----------|---------------------------------|
| 1.         | Crystal Structure               | Hexagonal | Zincblende | Diamond | Hexagonal | -                               |
| 2.         | Thermal Conductivity            | 1.3       | 0.5        | 1.5     | 4.9       | W/cm                            |
| 3.         | Energy Gap                      | 3.5       | 1.43       | 1.12    | 3.26      | eV                              |
| 4.         | Breakdown Field                 | 3         | 0.4        | 0.3     | 3         | V/cm x 106                      |
| 5.         | Drift Velocity                  | 2.7       | 2          | 1       | 2.7       | cm/s x 107                      |
| 6.         | Relative Dielectric<br>Constant | 9.5       | 12.8       | 11.8    | 9.7       | -                               |
| 7.         | Electron Mobility               | 1250      | 8500       | 1400    | 900       | cm <sup>2</sup> /V <sub>s</sub> |

Table 1: Physical Properties of SiC compared with other materials [23]

## 2.4 MOSFETs

Among all power-device structures, the metal–oxide– semi- conductor (MOS)-controlled devices are favorable due to their high input impedance and low switching losses, which make power electronic circuits more controllable with higher efficiency [24].



Figure 6: Comparison of SiC MOSFETs with other switches [25]

In general, MOSFETs are voltage controlled and operate in three regions:

- 1. *Cut-off* region is where the MOSFET behaves like an open switch as no current will flow through it.
- 2. Linear region is where the current  $I_{DS}$  increases with an increase in the value of  $V_{DS}$ .
- 3. In the *saturation* region, I<sub>DS</sub> is constant in spite of an increase in V<sub>DS</sub> and occurs once it exceeds the value of pinch-off voltage V<sub>P</sub>. Under this condition, the device will act like a closed switch through which a saturated value of I<sub>DS</sub> flows.



Figure 7: MOSFET IV Characteristics [26]

# **3** Simulations

The software used for this is LTSpice with the graphical data being plotted using MATLAB. The switch used here is C3M0075120K SiC MOSFET and the gate driver is IXYS IXDN609 (Appendix A).

C3M0075120K is a 3rd Generation SiC MOSFET technology (Appendix B) and consists of a seperate driver source pin (Kelvin Source). This pin allows bypassing the parasitic inductance of the traditional source pin. It also decouples the path of the load current from the path of the control current, leading to improved switching characteristics.

The purpose of the gate driver is to amplify the current supplied to the gate of the switch under control. This is required to obtain the fast switching times typically required for power electronic converters.

## 3.1 Experiment 1

The first simulation shows a simple circuit to check the working of the switch. The switch is connected to a dc voltage source of 30V and a 1mH series inductor. The gate driver provides the pulses from 15V to -4V ( $V_{GSop}$ ), to turn the MOSFET on and off respectively. The reason

for providing -4V instead of the regular 0V for switching the MOSFET off is to avoid the miller effect caused by the paristic gate-drain capacitance which in turn limits switching speed.



Figure 8: C3M0075120K testing

The results show large inductive spikes of upto 1600V across the drain and source. This is because when the MOSFET turns off it creates an open circuit but the inductor opposes the sudden change in current. Therefore the stored energy in the inductor converts into electrical energy at the open end causing overshoots.





The simplest way to overcome this problem is to add a diode in parallel with the inductor with it's cathode facing the voltage source. Now when an open circuit forms, the stored energy takes the path through the diode and towards the voltage source instead of the open end where the MOSFET is in it's off state when a negative pulse is provided by the gate driver.



Figure 10: C3M0075120K testing with diode



Figure 11: Vds and Vgs Page **9** of **39** 

### 3.2 Experiment 2

The SiC MOSFET is implemented in common-drain (CD) and common-source (CS) bidirectional switch topologies here. Both configurations are operated in two modes to compare the switching behavior and energy losses.

- *Mode 1*: driving the gate of one switch while applying a +15V bias to the other switch's gate to keep it on at all times. This will help realize current flow through internal channels of the SiC MOSFETs.
- *Mode 2*: driving the gate of one switch while applying a -4V bias to the other switch's gate to keep it off at all times. This will help realize current flow through the internal channel of one MOSFET and the body diode of the other.



Figure 12: CD Configuration in Mode 1 and Mode 2 [27]

Figure 13: CS Configuration in Mode 1 and Mode 2 [27]

#### 3.2.1 Case 1

C3M0075120K SiC MOSFET was tested for both topologies in operating Mode 1 and Mode 2 with a dc-link inductor of 1mH at a dc link voltage of 50V, a current of 5A and case temperature of 25°C. Double pulse testing (DPT) was performed using gate drives of -4/15V and the results are shown in the following figures. By using the in-built functionality of Ltspice, the energy loss of the switch being tested in each mode is also determined.



Figure 14: Double Pulse Testing [28]

The DPT technique allows to obtain the semiconductor switching energies by transitorily applying the nominal load current to the switching cell. For that reason, devices can be fully characterized at nominal operation conditions, but with minimal power requirement. From Figure 14, the duration of the first pulse is adjusted to rise the inductor current to the desired value (in our case 5A). At the end of  $t_1$ , the LS switch is turned off at ( $V_{dc}$ ,  $I_{dc}$ ) and the turn-off losses ( $E_{OFF}$ ) are computed. At the end of  $t_2$ , the LS switch is turned-on again, but at ( $V_{dc}$ ,  $I_{dc}$ ) and turn-on losses ( $E_{ON}$ ) are computed [29].



Figure 15: Switching waveforms for the turn-off transition of the CD configuration in Mode 1 and Mode 2



Figure 16: Switching waveforms for the turn-on transition of the CD configuration in Mode 1 and Mode 2

|  | 7 | Waveform: | V(N002)*Ix(U1:D)+V(N00 | Х |
|--|---|-----------|------------------------|---|
|--|---|-----------|------------------------|---|

| Interval Start: | 104.4µs  |
|-----------------|----------|
| Interval End:   | 105.8µs  |
| Average:        | 2.9437W  |
| Integral:       | 4.1212μJ |





Figure 18: Switching waveforms for the turn-off transition of the CS configuration in Mode 1 and Mode 2



Figure 19: Switching waveforms for the turn-on transition of the CS configuration in Mode 1 and Mode 2

The CD configuration had a turn-on switching loss ( $E_{ON}$ ) of 18.453 µJ in Mode 1 and 16.947 µJ in Mode 2, and a turn-off switching loss ( $E_{OFF}$ ) of 4.121 µJ in Mode 1 and 6.017 µJ in Mode 2. The CS configuration had a turn-on switching loss of 15.835 µJ in Mode 1 and 14.656 µJ in Mode 2, and a turn-off switching loss of 5.969 µJ in Mode 1 and 6.331 µJ in Mode 2.

| Configuration | Mode   | $E_{ON}(\mu J)$ | Eoff (µJ) | $E$ тот ( $\mu J$ ) |
|---------------|--------|-----------------|-----------|---------------------|
|               |        |                 |           |                     |
| Common Drain  | Mode 1 | 18.453          | 4.121     | 22.574              |
|               |        |                 |           |                     |
|               | Mode 2 | 16.947          | 6.017     | 22.964              |
|               |        |                 |           |                     |
| Common        | Mode 1 | 15.835          | 5.969     | 21.804              |
| Source        |        |                 |           |                     |
|               | Mode 2 | 14.656          | 6.331     | 20.987              |
|               |        |                 |           |                     |

Table 2: Switching losses in Mode 1 and Mode 2 for the CD and CS configurations

The CD configuration shows a significant change in both  $E_{ON}$  and  $E_{OFF}$  when shifting from Mode 1 to Mode 2 but the total energy loss ( $E_{TOT}$ ) is almost the same. The CS configuration shows a decrease in  $E_{ON}$  when going from Mode 1 to Mode 2 and an increase in  $E_{OFF}$ .

### 3.2.2 Case 2

This test compared the switching losses of the CD and CS configurations shown in Figure 12 and 13 at currents of 5A and 10A at case temperatures of  $75^{\circ}$  and  $125^{\circ}$ C. DPT was performed using gate drives of -4/15V at a dc link voltage of 50V with a dc-link inductor of 1mH.



#### 3.2.2.1 CD Mode 1

Figure 20: Switching waveforms for the turn-off transition of the CD configuration in Mode 1 at different temperatures for 5A



Figure 21: Switching waveforms for the turn-on transition of the CD configuration in Mode 1 at different temperatures for 5A



3.2.2.2 CD Mode 2

Figure 22: Switching waveforms for the turn-off transition of the CD configuration in Mode 2 at different temperatures for 10A



Figure 23: Switching waveforms for the turn-on transition of the CD configuration in Mode 2 at different temperatures for 10A

| $\mathbf{I}_{\mathbf{D}}(\mathbf{A})$ | $E_{ON}(\mu J)$ | $E_{OFF}(\mu J)$ | $E_{TOT}(\mu J)$ | ION, PK (A) |  |
|---------------------------------------|-----------------|------------------|------------------|-------------|--|
|                                       |                 |                  |                  |             |  |
| 5                                     | 15.835          | 3.779            | 19.614           | 6.4         |  |
|                                       |                 |                  |                  |             |  |
| 10                                    | 19.722          | 7.074            | 26.796           | 11.6        |  |

Table 3: Switching losses in Mode 1 for the CD configuration at 75°C at different currents

Table 4: Switching losses in Mode 1 for the CD configuration at 125°C at different currents

| I <sub>D</sub> (A) | $E_{ON}(\mu J)$ | Eoff $(\mu J)$ | <b>Ε</b> τοτ (μ <b>J</b> ) | ION,PK (A) |
|--------------------|-----------------|----------------|----------------------------|------------|
|                    |                 |                |                            |            |
| 5                  | 12.541          | 3.204          | 15.745                     | 6.8        |
|                    |                 |                |                            |            |
| 10                 | 16.083          | 5.520          | 21.603                     | 11.9       |
|                    |                 |                |                            |            |

#### 3.2.2.3 CS Mode 1



Figure 24: Switching waveforms for the turn-on transition of the CS configuration in Mode 1 at different temperatures for 5A



Figure 25: Switching waveforms for the turn-off transition of the CS configuration in Mode 1 at different temperatures for 5A



Figure 26: Switching waveforms for the turn-on transition of the CS configuration in Mode 1 at different temperatures for 10A



Figure 27: Switching waveforms for the turn-off transition of the CS configuration in Mode 1 at different temperatures for 10A

#### 3.2.2.4 CS Mode 2



Figure 28: Switching waveforms for the turn-off transition of the CS configuration in Mode 2 at different temperatures for 5A



Figure 29: Switching waveforms for the turn-off transition of the CS configuration in Mode 2 at different temperatures for 10A



Figure 30: Switching waveforms for the turn-on transition of the CS configuration in Mode 2 at different temperatures for 10A

| I <sub>D</sub> (A) | $E_{ON}(\mu J)$ | $E_{OFF}(\mu J)$ | <b>Е</b> тот ( <b>µJ</b> ) | ION,PK (A) |
|--------------------|-----------------|------------------|----------------------------|------------|
| 5                  | 15.323          | 7.162            | 22.485                     | 6.3        |
| 10                 | 19.734          | 9.283            | 29.017                     | 11.4       |

Table 5: Switching losses in Mode 1 for the CS configuration at 75°C at different currents

Table 6: Switching losses in Mode 1 for the CS configuration at 125°C at different currents

| $I_D(A)$ | $E_{ON}(\mu J)$ | $E_{OFF}(\mu J)$ | $E_{TOT}(\mu J)$ | I <sub>ON,PK</sub> (A) |  |
|----------|-----------------|------------------|------------------|------------------------|--|
| 5        | 12.763          | 4.939            | 17.702           | 6.8                    |  |
| 10       | 23.825          | 7.827            | 31.652           | 11.7                   |  |

#### 3.2.2.5 Results

These results demonstrate that for the CD configuration there is a decrease in  $E_{ON}$  and  $E_{OFF}$  with an increase in case temperature. For the CS configuration there is an increase in  $E_{OFF}$  and a decrease in  $E_{ON}$  with increasing case due to the decrease in the threshold voltage at higher temperatures. Due to this there is a significant change in  $E_{TOT}$  for an increase in current and temperature.

### 3.3 Experiment 3

The half bridge circuit was simulated under both CS and CD configurations of the SiC MOSFETs. DPT was performed using gate drives of -4/15V on the top switch at a dc link voltage of 50V with a dc-link inductor of 1mH. The switch below the device under test (DUT) was kept at 15V for Mode 1 and at -4V for Mode 2. The rest of the switches are gated as follows.



Figure 31: CS and CD configuration for half bridge simulation [30]

## 3.3.1 CS Configuration



Figure 32: Switching waveforms for the turn-off transition of the CS configuration in the half bridge



Figure 33: Switching waveforms for the turn-on transition of the CS configuration in the half bridge

### 3.3.2 CD Configuration



Figure 34: Switching waveforms for the turn-off transition of the CD configuration in the half bridge



Figure 35: Switching waveforms for the turn-on transition of the CS configuration in the half bridge

#### 3.3.3 Results

The graphs for Mode 1 in both configurations in the turn-on and turn-off stages follows but lags behind Mode 2 and takes longer to settle. This displays an increase in switching losses (E<sub>ON</sub>, E<sub>OFF</sub>) in Mode 1 and also contributes towards slower switching of the MOSFET.

### 3.4 Experiment 4

A three phase CSI was simulated using MATLAB and Simulink. The PWM given to the MOSFETs was generated by comparing a sawtooth wave with three 120° shifted sine waves as displayed in Figure 36.



Figure 36: PWM Generator



Figure 37: Three Phase CSI on Simulink

Figure 37 shows the three phase star connected inverter with a RL load. An ac current source of 50A is used at the input. The gains are used to create RMS values of voltages and current from peak values at all phases. The resistor and inductor load per phase are  $15\Omega$  and 0.006H respectively. The circuit has been tested at a frequency of 5kHz.



Figure 38: Comparison between RMS and Peak voltages



Figure 39: Comparison between RMS and Peak currents

# **4** Hardware Implementation

The testing of Cree's N-channel 3rd generation C3M0075120K SiC MOSFET was done using CGD15SG00D2 which is an isolated gate driver board (Appendix C) which generates the PWM and also provides isolation through a built-in optocoupler. The pin configurations for both are as follows.



Figure 40: Pin configuration of C3M0075120K SiC MOSFET



| 12V Input     |  |  |
|---------------|--|--|
| 12V Return    |  |  |
| PWM Return    |  |  |
| PWM Input     |  |  |
| MOSFET Source |  |  |
| MOSFET GATE   |  |  |
|               |  |  |

Figure 41: Pin configuration of CGD15SG00D2 gate driver board

# 4.1 Single switch testing

The C3M0075120K SiC MOSFET was tested on a breadboard with a resistive load of  $22\Omega$  and a dc input voltage of 15V. The 0/5V input PWM to the gate driver circuit board was provided with a signal generator. The results are below.



Figure 42: Drain to Source voltage across C3M0075120K



DS0-X 2004A, MY52010799: Mon Mar 14 23:02:30 2022

Figure 43: Turn-off transition of Vgs



DS0-X 2004A, MY52010799: Mon Mar 14 23:09:26 2022

Figure 44: Turn-on transition of Vgs

Due to the noise being observed in the results, a PCB was designed and used in the latter experiment to mitigate it.

### 4.2 PCB Design

Altium Designer was used to make the schematic displayed in Figure 45 and design it into a PCB. The MOSFETs on either side are in CS configuration and the two legs are independent of one another. Hence this can be used to test a single leg and also a half bridge circuit.

Junctions J1, J2, J6 and J7 are ports used to provide the PWM to function the gate driver board whereas J3 and J8 provide the  $V_{CC}$ . Junctions J4 and J5 are for the dc input voltage for the switches.



Figure 45: PCB Schematic



Figure 46: PCB Design



Figure 47: 3D Model of PCB

# 4.3 Anti-parallel MOSFET testing

The PCB in Figure 46 was used to test the C3M0075120K SiC MOSFETs in CS configuration for reverse voltage blocking. A single gate driver board was used to provide the gate to both the switches.

A dc input voltage of 15V was used with a resistive load of  $22\Omega$ . The 0/5V input PWM to the gate driver circuit board was provided with a signal generator. The results are below.



Figure 48: Anti-parallel MOSFETs



Figure 49: Vgs and Vds across the MOSFETs





Figure 50: Turn-off transition of Vgs



DS0-X 2002A, MY51453341: Mon Apr 25 17:26:01 2022

Figure 51: Turn-on transition of Vgs

# **5** Conclusion

The advantages of CSIs over VSIs were discussed in this paper and how to implement CSIs using switches with reverse voltage blocking capability. In this case the SiC MOSFET was chosen and double pulse tested in anti-parallel and half-bridge scenarios. The graphical data and energy losses were determined for different configurations under different conditions.

The recent advances in power electronic semiconductors have made possible to improve the performances of CSIs by reducing conduction losses and increasing switching frequency at the same time. Therefore there is a lot of room for advancements and adaptation. SiC is an efficient, fast switching device that contains many properties that are beneficial in many applications for their capability to work with high power and high frequency circuits.

Similar tests presented in this paper can be performed on other switching devices for comparison and to select the most suited for CSI functionality and applications. Also the PCB design and simulations on Altium Designer and Ltspice respectively can be used as a foundation for future work for both software and hardware implementations.

# References

[1] D. G. Holmes, "The emerging maturity of power electronics," in Proc. COBEP Conf., Jun. 2005, pp. 1–7.

[2] Babur Zaman Khan Mughal, "Study and Analysis of Alternative Power Switches with Reverse Voltage-Blocking Capability", Master's Thesis 2021, Department of Electrical Engineering, UiT The Arctic University of Norway.

[3] Bonu Ramesh Naidu, B. Chitti "BabuDynamic energy management and control of a grid interactive DC microgrid system"

[4] E. Matheson, A. Von Jouanne, and A. Wallace, "Evaluation of inverter and cable losses in adjustable speed drive applications with long motor leads," in Proc. IEDM, May 9–12, 1999, pp. 159–161.

[5] E. N. Hildebrand and H. Roehrdanz, "Losses in three-phase induction machines fed by PWM converter," IEEE Trans. Energy Convers., vol. 16, pp. 228–233, Sep. 2001.

[6] K. Phillips, "Current-source converter for AC motor drives," IEEE Trans.Ind. Appl., vol. 8, no. 6, pp. 679–683, Nov. 1972.

[7] E. Wiechmann, P. Aqueveque, R. Burgos, and J. Rodriguez, "On the efficiency of voltage source and current source inverters for high-power drives," IEEE Trans. Ind. Electron., vol. 55, no. 4, pp. 1771–1782, Apr. 2008.

[8] Naito,T; Takei, M; Nemoto, M; Hayashi, T; Ueno, K: 1200 V Reverse Blocking IGBT with low loss for Matrix Converter, Proc. of Int. Symposium on Power Semiconductor Devices and ICs 2004, Kitakyushu.

[9] J. R. Espinoza and G. Joos, "A current-source-inverter-fed induction motor drive system with reduced losses," IEEE Trans. Ind. Appl., vol. 34, pp. 796–805, Jul./Aug. 1998.

[10] Y. Yin and A. Y. Wu, "A low-harmonic electric drive system based on current-source inverter," IEEE Trans. Ind. Appl., vol. 34, pp. 227–235, Jan./Feb. 1998.

[11] P. Cancelliere, V. Delli Colli, R. Di Stefano, F. Marignetti, and M. Scarano, "On the harmonic influence of voltage controlled current source inverters in induction motor drives,"J. Electr. Eng., vol. 2, no. 2, pp. 84–92.

[12] P. Cancelliere, V. Delli Colli, R. Di Stefano, and F. Marignetti, "Comparative experimental analysis of the effects produced by PWM voltage and current source inverter on a low power induction motor," in Proc. EPE 10th Eur. Conf. Power Electron. Appl., 2003. January 2020.

[13] E. Lorenzani, F. Immovilli, G. Migliazza, M. Frigieri, C. Bianchini, and M. Davoli,

"CSI7: A Modified Three-Phase Current-Source Inverter for Modular Photovoltaic Applications," IEEE Trans. Ind. Electron., vol. 64, no. 7, pp. 5449–5459, Jul. 2017.
[14] M. François Forest, M. Philippe Ladoux. 'Design and Characterization of a Three-phase Current Source Inverter using 1.7kV SiC Power Devices for Photovoltaic Applications'
[15] B. Guo, F. F. Wang, and E. Aeloiza, "A novel three-phase current source rectifier with delta-type input connection to reduce the device conduction loss," IEEE Trans. Power Electron., vol. 31, no. 2, pp. 1074–1084, 2016.

[16] Xiangxiang Fang, "Characteristics and Modeling of SiC Power MOSFETSs," Master's Thesis for Master of Science, The Ohio State University, 2012.

[17] A. L. Spetz, A. Baranzahi, P. Tobias, and I. Lundstrom, "High temperature sensors based on metal-insulator-silicon carbide devices," Phys. Stat. Sol. (A), vol. 162, no. 1, pp. 493–511, Jul. 1997.

[18] N. G. Wright, A. B. Horsfall, and K. Vassilevski, "Prospects for SiC electronics and sensors," Mater. Today, vol. 11, no. 1/2, pp. 16–21, Jan./Feb. 2008.

[19] Amardeep Singh Dhillon. Hangseng Che. Mahdi Tousizadeh 'An Investigation on the Performances of Single and Dual-Parallel Current Source Converter for EV Battery Charging'
[20] R. Kirschman, "High-Temperature SiC Electronic Devices (Westinghouse)," High Temperature Electronics, Edition: Wiley IEEE Press, pp. 83 – 86, 1999.

[21] A. J. Lelis, D. Habersat, R. Green, A. Ogunniyi, M. Gurfinkel, J. Suehle, and N.
Goldsman, "Time dependence of bias-stress-induced SiC MOSFET threshold-voltage instability measurements," IEEE Trans. Electron Devices, vol. 55, no. 8, pp. 1835–1840, Aug. 2008.

[22] Masayuki Imaizumi, Yoichiro Tarui, Shin Ichi Kinouchi, Hiroshi Nakataka, Yukisyasu Nakao, Tomokatsu Watanabe, Keiko Fujihira, Naruhisa Miura, Tetsuya Takami, and Tatsuo Ozeki, "Switching Characteristics of SiC MOSFETS and SBD Power Modules," vol. 527 – 529, pp. 1289 – 1292, 2006.

[23] Comparison of VI Characteristics Between MOSFET and BIOFET by Varying Materials Rajasekhar R. and Bhaskarrao Yakkala.

[24] L. Guillaume, B. Anthony, and C. Stéphane, "A cost-controlled, highly efficient SiCbased Current Source Inverter dedicated to Photovoltaic applications,"

[25] L. Gabriel, A. Rodrigues, J.-P. Ferrieux, J. Martin, S. Catellani, and A. Bier, "Design of a three-phase 70 kW Current Source Inverter for Photovoltaic Applications Using a New 1.7 kV Full-SiC Voltage Bidirectional Power Module," in PCIM Europe 2018; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, 2018, pp. 1–8. Chapter 2. State of the Art Review | 47

[26] J. Martin, A. Bier, S. Catellani, L. G. Alves-Rodrigues, and F. Barruel, "A high efficiency 5.3kW Current Source Inverter (CSI) prototype using 1.2kV Silicon Carbide (SiC) bi-directional voltage switches in hard switching," in PCIM Europe 2016; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, 2016, pp. 1–8.

[27] Ajit Kanale, Sneha Narasimhan, Tzu-Hsuan Cheng. 'Comparison of the Capacitances and Switching Losses of 1.2 kV Common-Source and Common-Drain Bidirectional Switch Topologies'

[28] B. Sahan, A. N. Vergara, N. Henze, A. Engler, and P. Zacharias, "A SingleStage PV Module Integrated Converter Based on a Low-Power Current-Source Inverter," IEEE Trans. Ind. Electron., vol. 55, no. 7, pp. 2602–2609, Jul. 2008.

[29] N. Henze, B. Sahan, R. Burger, and W. Belschner, "A novel AC module with high-voltage panels in CIS technology," in 23rd European PV Solar Energy Conference and Exhibition, Valencia, Spain, 2008.

[30] Sneha Narasimhan, Ajit Kanale, Subhashish Bhattacharya and Jayant Baliga.'Performance Evaluation of 3.3 kV SiC MOSFET and Schottky Diode for Medium Voltage Current Source Inverter Application'

# Appendices

# Appendix A:

| Parameter                                                      | Conditions                                     | Symbol              | Minimum                | Typical | Maximum            | Units      |
|----------------------------------------------------------------|------------------------------------------------|---------------------|------------------------|---------|--------------------|------------|
| Input Voltage, High                                            | $4.5V \le V_{CC} \le 18V$                      | V <sub>IH</sub>     | 3.0                    | -       | -                  | V          |
| Input Voltage, Low                                             | $4.5V \le V_{CC} \le 18V$                      | VIL                 | -                      | -       | 0.8                | v          |
| Input Current                                                  | $0V \le V_{IN} \le V_{CC}$                     | I <sub>IN</sub>     | -                      | -       | ±10                | μ <b>A</b> |
| EN Input Voltage, High                                         | IXDD609SI only                                 | V <sub>ENH</sub>    | 2/3V <sub>CC</sub>     | -       | -                  | V          |
| EN Input Voltage, Low                                          | IXDD609SI only                                 | V <sub>ENL</sub>    | -                      | -       | 1/3V <sub>CC</sub> | v          |
| Output Voltage, High                                           | -                                              | V <sub>OH</sub>     | V <sub>CC</sub> -0.025 | -       | -                  | v          |
| Output Voltage, Low                                            | -                                              | V <sub>OL</sub>     | -                      | -       | 0.025              | v          |
| Output Resistance, High State                                  | V <sub>CC</sub> =18V, I <sub>OUT</sub> =-100mA | R <sub>OH</sub>     | -                      | 0.6     | 1                  | 0          |
| Output Resistance, Low State                                   | V <sub>CC</sub> =18V, I <sub>OUT</sub> =100mA  | R <sub>OL</sub>     | -                      | 0.4     | 0.8                | 52         |
| Output Current, Continuous                                     | Limited by package power<br>dissipation        | I <sub>DC</sub>     | -                      | -       | ±2                 | А          |
| Rise Time                                                      | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF  | t <sub>r</sub>      | -                      | 22      | 35                 |            |
| Fall Time                                                      | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF  | t <sub>f</sub>      | -                      | 15      | 25                 |            |
| On-Time Propagation Delay                                      | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF  | t <sub>ondly</sub>  | -                      | 40      | 60                 |            |
| Off-Time Propagation Delay                                     | V <sub>CC</sub> =18V, C <sub>LOAD</sub> =10nF  | t <sub>offdly</sub> | -                      | 42      | 60                 | ns         |
| Enable to Output-High Delay Time<br>(IXDD609SI Only)           | V <sub>CC</sub> =18V                           | t <sub>ENOH</sub>   | -                      | 25      | 60                 |            |
| Disable to High Impedance State Delay Time<br>(IXDD609SI Only) | V <sub>CC</sub> =18V                           | t <sub>DOLD</sub>   | -                      | 35      | 60                 |            |
| Enable Pull-Up Resistor                                        | -                                              | R <sub>EN</sub>     | -                      | 200     | -                  | kΩ         |
|                                                                | V <sub>CC</sub> =18V, V <sub>IN</sub> =3.5V    |                     | -                      | 1       | 2                  | mA         |
| Power Supply Current                                           | V <sub>CC</sub> =18V, V <sub>IN</sub> =0V      | Icc                 | -                      | <1      | 10                 | ıμΔ        |
|                                                                | $V_{CC}=18V, V_{IN}=V_{CC}$                    |                     | -                      | <1      | 10                 | μη.        |

#### Label 1: Recommended Operating Conditions of IXDN609

# Appendix B:

#### Label 2: Maximum Ratings of C3M0075120K

| Symbol                            | Parameter                                  | Value          | Unit | Test Conditions                                   | Note    |
|-----------------------------------|--------------------------------------------|----------------|------|---------------------------------------------------|---------|
| V <sub>DSmax</sub>                | Drain - Source Voltage                     | 1200           | V    | $V_{GS}$ = 0 V, I <sub>D</sub> = 100 $\mu$ A      |         |
| V <sub>GSmax</sub>                | Gate - Source Voltage (dynamic)            | -8/+19         | V    | AC (f >1 Hz)                                      | Note: 1 |
| $V_{\text{GSop}}$                 | Gate - Source Voltage (static)             | -4/+15         | V    | Static                                            | Note: 2 |
| ID                                | Continuous Drain Current                   | 30             | A    | V <sub>GS</sub> = 15 V, T <sub>C</sub> = 25°C     | Fig. 19 |
|                                   |                                            | 19.7           |      | V <sub>GS</sub> = 15 V, T <sub>C</sub> = 100°C    |         |
| I <sub>D(pulse)</sub>             | Pulsed Drain Current                       | 80             | А    | Pulse width $t_{\rm P}$ limited by $T_{\rm jmax}$ | Fig. 22 |
| P <sub>D</sub>                    | Power Dissipation                          | 113.6          | w    | T <sub>c</sub> =25°C, T <sub>J</sub> = 150 °C     | Fig. 20 |
| T <sub>J</sub> , T <sub>stg</sub> | Operating Junction and Storage Temperature | -55 to<br>+150 | °C   |                                                   |         |
| T                                 | Solder Temperature                         | 260            | °C   | 1.6mm (0.063") from case for 10s                  |         |

# Appendix C:

| Operating Conditions |                                           |     |           |      |      |
|----------------------|-------------------------------------------|-----|-----------|------|------|
| Symbol               | Parameter                                 | Min | Typical   | Max  | Unit |
| Vs                   | Power Supply Voltage                      | 11  | 12        | 12.5 | v    |
| ViH                  | Input threshold voltage HIGH              | 10  |           | 15   | v    |
| ViL                  | Input threshold voltage LOW               | 0   |           | 1    | v    |
| l <sub>o_pk</sub>    | Output peak current                       |     |           | ±9*  | А    |
| Po_avg               | Output power per gate                     | 1   |           | w    |      |
| Visol                | Input to output isolation voltage         |     | ±1700     |      | v    |
| dv/dt                | Rate of change of output to input voltage |     | 50,000    |      | V/µs |
| w                    | Weight                                    |     | 9         |      | g    |
| MTBF                 | Operating temperature                     |     | -35 to 85 |      | °C   |
| Тор                  | Storage temperature                       |     | -40 to 85 |      | °C   |

#### Label 3: Operating Conditions of CGD15SG00D2

